Part Number Hot Search : 
BL317 LCE28A 00HSG SST5911 800EXD28 7001E 74VHC541 7C51RA4A
Product Description
Full Text Search
 

To Download 02040-BRF-001-A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  m m 0 0 2 2 0 0 4 4 0 0 c c a a n n s s u u p p p p o o r r t t e e i i t t h h e e r r a a 3 3 . . 3 3 v v o o r r 3 3 . . 3 3 v v / / 5 5 v v s s u u p p p p l l y y the m02040 is an integrated high-gain limiting amplifier. featuring pecl outputs, the m02040 is usable in applica- tions up to 2.1 gbps. full output swing is achieved even at minimum input sensitivity. the m02040 operates with a 3.3v or 3.3v/5v supply. the m02040 also includes two analog rssi outputs propor - tional to either the average or peak-to-peak input signal and a programmable signal-level detector allowing the user to set thresholds at which the logic outputs are enabled. the m02040 is pin compatible with the m02050 2.5 gbs post amplifier. i i n n p p u u t t s s the data inputs are internally connected to v tt via 50 w resistors, and generally need to be ac coupled. the nominal v tt voltage is 2.85v because of the internal resistor divider to v cc which means this is the dc potential on the data inputs. see the applications information section for further details on choosing the ac-coupling capacitor. d d c c o o f f f f s s e e t t c c o o m m p p e e n n s s a a t t i i o o n n m02040 contains an internal dc autozero circuit that can remove the effect of dc offsets without using external components. this circuit is configured such that the feed - back is effective only at frequencies well below the lowest frequency of interest. the low frequency cut off is typically 25 khz. p p e e c c l l o o u u t t p p u u t t s s the m02040 features 100k/300k pecl compliant outputs. the outputs may be terminated using any standard ac or dc-coupling pecl termination technique. ac-coupling is used in applications where the average dc content of the data is zero e.g. sonet. the advantage of this approach is lower power consumption, no susceptibility to dc drive and compatibility with non-pecl interfaces. l l o o s s s s o o f f s s i i g g n n a a l l ( ( l l o o s s ) ) the m02040 features input signal level detection over an extended range. using an external resistor, r st , between pin st set and v cc, the user can program the input signal threshold. the los signal is active when the signal is below the threshold value. the signal detection circuitry has the equivalent of 3.5 db (typical) electrical hysteresis. r st establishes a threshold voltage at the st set pin. internally, the input signal level is monitored by the level detector (which also outputs the rssi pp voltage). as described in the rssi pp section, this voltage is proportional to the input signal peak-to-peak value. the voltage at st set is internally > > 4 mv maximum input sensi- tivity at 2.1 gbps > > pecl outputs > > average and peak-to-peak receive power monitor outputs > > jam function > > low power (< 180 mw) > > 16 pin 3x3 qfn, standard/green package > > k k e e y y f f e e a a t t u u r r e e s s l l i i m m i i t t i i n n g g a a m m p p l l i i f f i i e e r r f f o o r r a a p p p p l l i i c c a a t t i i o o n n s s u u p p t t o o 2 2 . . 1 1 g g b b p p s s m m 0 0 2 2 0 0 4 4 0 0
w w w w w w . . m m i i n n d d s s p p e e e e d d . . c c o o m m / / s s a a l l e e s s o o f f f f i i c c e e s s general information: (949) 579-3000 headquarters C newport beach 4000 macarthur blvd., east tower newport beach, ca 92660-3007 02040-BRF-001-A ?2005 mindspeed technologies, inc. all rights reserved. mindspeed and the mindspeed logo are trademarks of mindspeed technologies. all other trademarks are the prop - erty of their respective owners. although mindspeed technologies strives for accu- racy in all its publications, this material may contain errors or omissions and is subject to change without notice. this material is provided as is and without any express or implied warranties, including merchantability, fitness for a particular purpose and non-infringement. mindspeed technologies shall not be liable for any special, indirect, incidental or consequential damages as a result of its use. a a p p p p l l i i c c a a t t i i o o n n s s ? 1.06, 2.12 gbps fibre channel ? 1.25 gbps ethernet f f e e a a t t u u r r e e s s ? operates with a 3.3v (-14) or 3.3v/5v (-15) supply ? 4 mv maximum input sensitivity at 1.25 gbps ? pecl outputs ? peak-to-peak and average receive power monitor outputs o o r r d d e e r r i i n n g g i i n n f f o o r r m m a a t t i i o o n n ? m02040-14: 3.3v ? m02040-15: 3.3/5v p p r r o o d d u u c c t t h h i i g g h h l l i i g g h h t t s s compared to the signal level from the level detector. when the level detector voltage is less than v(st set ), los is asserted and will stay asserted until the input signal level increases by a predefined amount of hysteresis. when the input level increases by more than this hysteresis above v(st s et ), los is de-asserted. p p e e a a k k - - t t o o - - p p e e a a k k r r e e c c e e i i v v e e d d s s t t r r e e n n g g t t h h i i n n d d i i c c a a t t o o r r ( ( r r s s s s i i p p p p ) ) the rssi p p output voltage is logarithmically proportional to the peak to peak level of the input signal. it is not necessary to connect an external capacitor to this output. internally, the rssi voltage is compared with a user selectable refer- ence to determine loss of signal as described in the previous section. j j a a m m f f u u n n c c t t i i o o n n when asserted, the active high power down (jam) pin forces the outputs to a logic one state. this ensures that no data is propagated through the system. the loss of signal detec- tion circuit can be used to automatically force the data outputs to a high state when the input signal falls below the threshold. the function is normally used to allow data to propagate only when the signal is above the user's bit-error- rate requirement. it, therefore, inhibits the data outputs toggling due to noise when there is no signal present (squelch). in order to implement this function, los should be connected to the jam pin, thus forcing the data outputs to a logic one state when the signal falls below the threshold. a a v v e e r r a a g g e e d d r r e e c c e e i i v v e e d d s s t t r r e e n n g g t t h h i i n n d d i i c c a a t t o o r r ( ( r r s s s s i i a a v v g g ) ) the rssi avg output current is a mirrored version of the rxavg in current from compatible tias. it sources rather than sinks the current making it compatible with ddmi type interfaces. m02040 block diagram biasing jam ref r ate sel output buf fer of fset can cel comparator v cc los rssi pp pecln peclp st set dinp dinn rx avg in rssi avg level detector threshold setting circuit level shift v tt limiting amplifier


▲Up To Search▲   

 
Price & Availability of 02040-BRF-001-A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X